Course Annoucements:
1. Because 9/2/2019 (Monday) is holiday, Lab2 part 1 demo for Monday lab students will be extended to Week 5 Monday lab session.
All other labs of lab 2 will still follow the schedule posted on the syllabus.
Lab2 Report submission deadline will also follow the schedule posted in the syllabus.
2. Quiz 1: Friday 9/13/2019 inside classroom.
Quiz 1: close book, close notes and no cheat-sheets.
Quiz 1: you need to review half adder design and testbench, mux2to1 design and testbench,
any general combinational circuit design when schemtic is given and testbench,
basic rising edge triggered D Flip-flop design and testbench before you attend the quiz.
All of students must take the quiz1 on Friday 9/13/2019.
No make-up quiz will be given if you miss the quiz.
Your quiz 1 grade will be zero if you miss the quiz inside the classroom on Friday, 9/13/2019.
3. *** Important Announcement ****
Week 6: Midterm 1 (Friday, 10/4/2019)
4. *** Extention of Lab 2 Part 2 Demo Deadline
Lab 2 part 2 demo deadline is extended to week 6 (9/30/2019 ~ 10/4/2019).
Show your demo during your lab session.
All other project deadlines remain the same as posted in the syllabus.
5.
*** All of lab reports are due on Friday as shown in the syllabus.
For Tuesday and Thursday CPE166 lab students,
submit your lab report to cpe166labs1@gmail.com
Your lab instructor is Yaseen,Sarmad K and his contact email is : s.khalooq@yahoo.com
For Monday CPE166 lab students,
submit your lab report to cpe166labs2@gmail.com
Your lab instructor is Sidhu,Harpreet S and his contact email is: happy73093@gmail.com
Introduction | Ex_S0 (basic) | Gate Level in Verilog | Testbench in Verilog
Ex_S1 (adders) | Full Adder | Ex_S1.1(different mux) | Ex_RCA4(4-bit Ripple Carry Adder) | Carry Select Adder | Hiearchical Design(Gate Level)
Ex_S2 (D Flip-Flops, Shift Registers, Adder) | Mult | Ex_S3 (FSM) | Queues, FSM   | Behavioral Design (c7)
********************************************** * FPGA Pins * **********************************************
Multiplexed Character Display | FPGA Fun (Pins) | Behavioral Design (c7) | Verilog Behavioral Modelling (c8)
******************************************************************************************************** * Week 5: Midterm 1 Review. Week 6: Miderm 1 * Week 5: Sep. 23~27; Week 6: Sep. 30 ~ Oct. 4 ********************************************************************************************************
Week 5: Midterm Review; | VHDL Basics | Intro to VHDL | Counter (VHDL)
Week 6: Midterm 1 (Friday, 10/4/2019); | Intro to VHDL (Part 2) | LFSR | Gray Counter | Register File | FIFO
Conditional Assignment | Hamming Code | ASM Charts | ASM Charts Diagrams   | ( 2 )   | FSM-VHDL